

## ASPLOS SRC Research

## **First Round Poster Session**

| _  | Contestant*                    | Country | Affiliation                                                     | Title of the study                                                                                               |
|----|--------------------------------|---------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 1  | B M Saif<br>Ansary             | USA     | Virginia<br>Polytechnic<br>Institute and<br>State<br>University | The Case for Resurrecting Distributed Virtual Shared Memory                                                      |
| 2  | Charlie<br>Curtsinger          | USA     | University of<br>Massachusetts<br>Amherst                       | Causal Profiling: Finding Optimizations that Count                                                               |
| 3  | Lu Fang                        | USA     | University of<br>California,<br>Irvine                          | Interruptable Tasks: Treating Memory<br>Pressure As Interrupts for Highly<br>Scalable Data-Parallel Programs     |
| 4  | Ali<br>Javadiabhari            | USA     | Princeton<br>University                                         | Fine-Grain, Compile-time Optimizations<br>of Communication Bandwidths in a Tiled<br>Quantum Architecture         |
| 5  | Nikola<br>Markovic             | Spain   | BSC                                                             | Mathematical model of Hardware Round-<br>Robin (HRRS) thread scheduler on<br>Single-ISA heterogeneous multicores |
| 6  | Naveed Ul<br>Mustafa           | Turkey  | Bilkent<br>University                                           | Adaptive Routing Framework for<br>Network on Chip Architectures                                                  |
| 7  | Azita Nouri                    | Turkey  | Bilkent<br>University                                           | Massively Parallel Mapping of Next<br>Generation Sequence Reads Using GPUs                                       |
| 8  | Gennady<br>Pekhimenko          | USA     | CMU                                                             | Energy-Efficient Data Compression for<br>GPU Memory Systems                                                      |
| 9  | Mohammadrez<br>a Soltaniyeh    | Turkey  | Bilkent<br>University                                           | A Scalable Cache Coherence Scheme for<br>Large-Scale Chip Multiprocessor                                         |
| 10 | Mohammad<br>Amin<br>Taherkhani | Iran    | Shahid<br>Beheshti<br>University                                | SystemQ: A Library for Modeling and Design of Quantum Processing Elements                                        |
| 11 | Yifan Zhang                    | China   | Nanjing<br>University                                           | A Dataflow Models Based Framework for<br>Developing Drivers of Network Interface<br>Cards                        |

\* In alphabetical order by last name